© 2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

This is an Accepted Manuscript of the following article: J. Leyva-Ramos, R. Mota-Varona, M. G. Ortiz-Lopez, L. H. Diaz-Saldierna and D. LangaricaCordoba, "Control Strategy of a Quadratic Boost Converter With Voltage Multiplier Cell for High-Voltage Gain," in IEEE Journal of Emerging and Selected Topics in Power Electronics, vol. 5, no. 4, pp. 1761-1770, Dec. 2017.. To access the final edited and published work is available online at https://doi.org/10.1109/JESTPE.2017.2749311

# Control Strategy of a Quadratic Boost Converter with Voltage Multiplier Cell for High Voltage Gain 

J. Leyva-Ramos, Senior Member, IEEE, R. Mota-Varona, M. G. Ortiz-Lopez, Member, IEEE, L. H. Diaz-<br>Saldierna, and D. Langarica-Cordoba


#### Abstract

The need of DC-DC switching converters for power supplies with high voltage gains has increased in the recent years due to new applications in areas as renewable energy systems, transportation, industrial, medical and others. A quadratic boost converter is a useful topology to obtain a step-up output voltage; however, a major drawback is the presence of a higher voltage stress over the active and passive switches. In this work, a quadratic boost converter is combined with a voltage multiplier cell and an output filter to offer a high voltage gain converter with non-pulsating input and output currents. The expressions for the capacitor voltages and inductor currents are given, as well as the corresponding ripples that allow the proper design of the converter. The bilinear switched, nonlinear averaged and linear averaged models are derived such that the dynamical behavior of the converter is analyzed and used to design a control strategy. A step-by-step procedure is given to tune up a current-mode controller. Experimental results are shown from a prototype, which delivers an output voltage of 220 V and an output power of 300 W . Step load changes between $\mathbf{2 0 \%}$ and full load are applied to exhibit the robustness of switching regulator.


Index Terms- Quadratic boost converter, voltage multiplier cell, switching regulator, high voltage gain.

## I. Introduction

Multiple new applications are requiring high step-up converters for equipment such as photovoltaic and fuel cell stacks, uninterruptible power supplies, X-ray systems, TV-CRT's, high-density discharge lamps of automobile headlamps, among others [1-6]. The first option to be considered for a step-up voltage is the use of a conventional boost converter. The major drawback is the need of a relative large duty cycle for a high voltage gain, which causes a deterioration of the output voltage and control signal. To satisfy the demand of high boost applications, several topologies of DC-DC converters have been proposed in the open literature such as cascaded, multilevel, interleaved, voltage multipliers, switched-capacitor/inductor and coupled inductors [7].

The cascade converter is a simple approach to increase the voltage gain, which consists of two or more basic DC-DC

[^0]converters connected in cascade with the corresponding increase in power losses and voltage stress on the switching devices [8, 9]. A cascade boost converter consisting of two boost converters operating at different frequencies has been proposed in [10]. The voltage stress on its first stage is relatively low; therefore, it can operate at high frequencies. On the other hand, its second stage can operate at low frequencies to reduce the switching losses; however, multiple active switches and different operating frequencies can make difficult the implementation of a control scheme for the converter in a switching regulator.

A very interesting kind of cascade converter is the quadratic with a single active switch, where the voltage ratio is given as a quadratic function of the duty cycle [11, 12]. Quadratic and cubic boost converters are studied in [13, 14], which have fourth and sixth-order dynamic behavior. Then, the above converters are used in switching regulators where the tuning procedure of the controllers is given by trial and error. Modified schemes of quadratic converters that produce low stress in capacitors have been also proposed [15]. A comparative study between boost, quadratic boost and cubic boost converters shows that the quadratic boost converter provides the best tradeoff between duty ratio range and converter efficiency. Then, a two loop sliding-mode control is proposed to regulate the output voltage in a quadratic converter to be used for a photovoltaic panel [16].

To obtain higher voltage gains, quadratic converters can be combined with multiplier modules, see [17], where a quadratic boost converter is used in the first stage and a coupled inductor module with a series connection of output capacitors in the second stage. Steady-state operating conditions are given for a quadratic converter that combines coupled inductor techniques, a voltage doubler cell and diode-capacitor voltage multiplier cell to achieve a high voltage gain [18]. A conventional quadratic boost converter is combined with a coupled-inductor and a voltage multiplier cell [19], which is based on three capacitors and two diodes to obtain a high voltage gain. Unfortunately, the above topology has five different operating conditions in one switching period. When the above topology is used in a switching regulator, the controller will be very difficult to design due to its complex structure.

[^1]In this work, a control strategy is proposed for a converter that combines a quadratic boost converter, a voltage multiplier cell and an output filter [20, 21]. A drawback of using a quadratic boost converter is that the voltage stress on the switching devices is high. The proposed converter increases the output voltage gain and additionally, a significant reduction in the voltage stress on switching devices is obtained [22]. This converter is suitable to be used as interface with low to medium power sources like photovoltaic modules or fuel-cell stacks[2325]. These renewable energy sources are all series and parallel connections of basic cells that operate at low DC voltage. The resulting modules require, before to be connected to the grid, to step up and regulate their output voltages. Also, require converters with low ripple input current as well as output current, to preserve the useful life of sources and equipment. Electrical models have been developed for the above sources [26, 27], which exhibit a slow response behavior with respect to a high frequency switching converter.

The DC-DC converters, by themselves, cannot provide a regulated voltage without a controller to adjust its operation. Mathematical models that describe their dynamical behavior are required, which can be used in the analysis and controller design under different control strategies. The aim of this paper is to carry out a complete study of the dynamical behavior of a quadratic boost converter with a voltage multiplier cell and then design the corresponding average current-mode controller. The remainder of the paper is organized as follows: In section II, the relationships between voltages, currents and duty cycle are given, as well as the corresponding ripples for the inductor currents and capacitor voltages that allow the proper selection of the converter. The bilinear switched, nonlinear averaged and linear averaged models are derived in section III. In section IV, a step-by-step procedure to design an average current-mode controller is given. The challenge from the control point of view is to select a control strategy such that a design engineer can easily understand and implement the corresponding controller. Experimental results to verify the performance of a switching regulator are shown in section V. Finally, this work concludes in section VI with some final remarks.

## II. Analysis Of Steady-State Conditions Of The CONVERTER

There are schemes of voltage multiplier cells (VMC) that can be combined with a quadratic boost converter to step-up the output voltage and to reduce voltage stress on active and passive switching devices. The first one uses a positive voltage multiplier and the second one a negative voltage multiplier. The resulting electric circuits are shown in Fig. 1. Both configurations consist of three inductors, four capacitors, four diodes, and an active switch. The output voltage is represented by $V_{O}$ and the input voltage by $V_{i n}$. It has been assumed that the voltage source variations are slow enough in comparison to the operation of the converter. The elements of the quadratic boost converter are the inductors $L_{1}$ and $L_{2}$, and capacitor $C_{1}$. The VMC has two capacitors of the same value $C_{S}$ and diodes $D_{3}$ and $D_{4}$. The output filter has an inductor $L_{O}$ and the output capacitor $C_{O}$, which is connected in parallel to the output load modeled by $R_{O}$. The latter is a typical assumption often used when modeling switching converters [2]. The active switch
(MOSFET) is represented by $S$, passive switches (diodes) are represented by $D_{1}$ and $D_{2}$; meanwhile, nominal duty cycle is represented by $U$. The electric circuits that are obtained when active switch $S$ is turned ON and OFF are shown in Fig. 2 and Fig. 3, respectively.


Fig. 1. Quadratic boost converter combined with a voltage multiplier cell: a) positive and $b$ ) negative.


Fig. 2. Operation of quadratic boost converter combined with a positive voltage multiplier cell for: a) $S=\mathrm{ON}$, and b) $S=\mathrm{OFF}$

In this work, it is assumed that proposed converter operates in Continuous Conduction Mode (CCM), that is, the inductors currents never decay to zero. For simplicity, it is assumed that the turn ON and turn OFF transitions of all diodes are synchronized by active switch $S$. When active switch $S$ is turned ON (Fig. 2(a) and Fig. 3(a)), the inductors $L_{l}$ and $L_{2}$ store energy and diodes $D_{1,} D_{3}$ and $D_{4}$, are not conducing. This produces that capacitors $C_{S}$ of the VMC will be connected in series; therefore, the voltage $V_{\text {mult }}$ is duplicated. When $S$ is OFF (Fig. 2(b) and 3(b)), the stored energy in inductors $L_{l}$ and $L_{2}$ are used to charge the capacitors $C_{s}$. In turn, diodes $D_{l,} D_{3}$ and $D_{4}$ are conducing,
which causes the capacitors of the VMC to be in parallel while they are charging. This series-parallel connection of capacitors of the VMC results in an improvement of the conversion ratio of a conventional quadratic boost converter, as it is shown in Fig. 4.


Fig. 3. Operation of quadratic boost converter combined with a negative voltage multiplier cell for: a) $S=\mathrm{ON}$, and b) $S=\mathrm{OFF}$


Fig. 4. Comparative plot of voltage gain between: a) Quadratic Boost with voltage multiplier cell converter $V_{O} / V_{i n}=(1+U) /(1-U)^{2}$ (top), and b) conventional Quadratic Boost converter $V_{O} / V_{i n}=1 /(1-U)^{2}$ (bottom).

By analyzing the resulting electrical circuits when the SW is operating ON and OFF, the average voltage in capacitor $C_{S}$ is given by:

$$
\begin{equation*}
V_{C_{S}}=\frac{V_{i n}}{(1-U)^{2}}=\frac{V_{O}}{(1+U)}, \tag{1a}
\end{equation*}
$$

which results in a voltage gain for this converter of

$$
\begin{equation*}
\frac{V_{O}}{V_{i n}}=\frac{(1+U)}{(1-U)^{2}} \tag{1b}
\end{equation*}
$$

The polarity of the output voltage is inverted when a negative VMC is used. For the operation in CCM, the inductors have to satisfy the following conditions:

$$
\begin{gathered}
L_{1}>R_{O} U(1-U)^{4} / 2 f_{S W}(1+U)^{2}, L_{2}>R_{O} U(1-U)^{2} / 2 f_{S W}(1+U)^{2} \\
\text { and } L_{O}>R_{O} U(1-U) / 2 f_{S W}(1+U),
\end{gathered}
$$

where $f_{S W}$ is the switching frequency. The expressions for the inductor currents are:

$$
\begin{equation*}
I_{L_{1}}=\frac{V_{i n}(1+U)^{2}}{R_{O}(1-U)^{4}}, I_{L_{2}}=\frac{V_{i n}(1+U)^{2}}{R_{O}(1-U)^{3}} \text { and } I_{L_{O}}=\frac{V_{i n}(1+U)}{R_{O}(1-U)^{2}} \tag{2}
\end{equation*}
$$

The theoretical ripples of inductor currents and capacitor voltages are useful because a converter should be designed under certain specifications. The ripple ratio in the inductor current is given by $\varepsilon_{i_{L}}=\left(\Delta i_{L} / 2\right) / I_{L}$. It is suggested that in the conventional converter a value in the range of $10 \%-20 \%$ be used; meanwhile, for the ripple ratio in the capacitor voltage is $\varepsilon_{v_{C}}=\left(\Delta v_{C} / 2\right) / V_{C}$ and it is suggested that the ripple ratio be in the range of $1 \%-2 \%$.

The resulting current ripples of inductors can be computed using the following formulae where the behavior of switching devices has been assumed ideal:
$\Delta i_{L_{1}}=\frac{V_{i n} U}{f_{S W} L_{1}}, \quad \Delta i_{L_{2}}=\frac{V_{i n} U}{f_{S W} L_{2}(1-U)}$ and $\Delta i_{L_{O}}=\frac{V_{i n} U}{f_{S W} L_{O}(1-U)}$,
and for the voltage ripple of capacitors by:

$$
\begin{gather*}
\Delta v_{C_{1}}=\frac{V_{i n} U(1+U)^{2}}{R_{O} C_{1} f_{S W}(1-U)^{3}}, \Delta v_{C_{S}}=\frac{V_{i n} U(1+U)}{R_{O} C_{S} f_{S W}(1-U)^{2}}, \\
\Delta v_{C_{O}}=\frac{V_{i n} U}{8 L_{O} C_{O} f_{S W}^{2}(1-U)} . \tag{4}
\end{gather*}
$$

When the converter is operating in steady state, the voltage stress on the switching devices can be computed by:

$$
\begin{gather*}
V_{S_{S T R E S S}}=\frac{V_{O}}{(1+U)}, \\
V_{D_{\text {ISTRESS }}}=\frac{(1-U) V_{O}}{(1+U)}, \quad V_{D_{2 S T R E S S}}=\frac{U V_{O}}{(1+U)},  \tag{5}\\
V_{D_{3 S T R E S S}}=\frac{V_{O}}{(1+U)}, \quad V_{D_{4 S T R E S S}}=\frac{V_{O}}{(1+U)} .
\end{gather*}
$$

It can be noticed that a reduce voltage stress is obtained in comparison to the conventional quadratic boost converter.

## III. Modeling Of The Proposed Converter

The behavior of this converter can be described through a linear piecewise model that is obtained by means of state space equations of the resulting electrical trajectories when the active switch and diodes are turned ON and OFF, respectively. The state variables that can be identified are the currents of the three inductors and the voltages of the four capacitors. As result of the use of the same value of capacitance for Cs, the voltage is the same in each one when they are connected in series or parallel; therefore, it can be assumed without loss of generality that the voltages in the capacitors of the VMC can be treated as a single variable. Thus, the resulting model is given by (6), where $v_{i n}$ is the input voltage, $i_{L_{1}}, i_{L_{2}}$ and $i_{L_{O}}$ are the inductor currents, $v_{C_{1}}$ and $v_{C_{S}}$ are the capacitor voltages, and $v_{O}$ represent the output voltage. The binary switching function is defined by $q$, which has a value of 1 when the active switch is turned ON and 0 when is turned OFF. The model given in (6)
is bilinear because it involves the product of control variable and some state variables.

$$
\left[\begin{array}{l}
i_{L_{1}}  \tag{6}\\
i_{L_{2}} \\
i_{L_{o}} \\
\dot{v}_{C_{1}} \\
\dot{v}_{C_{S}} \\
\dot{v}_{o}
\end{array}\right]=\left[\begin{array}{cccccc}
0 & 0 & 0 & -\frac{1-q}{L_{1}} & 0 & 0 \\
0 & 0 & 0 & \frac{1}{L_{2}} & -\frac{1-q}{L_{2}} & 0 \\
\frac{1-q}{C_{1}} & -\frac{1}{C_{1}} & 0 & 0 & 0 & 0 \\
0 & \frac{1-q}{2 C_{s}}-\frac{1+q}{2 C_{S}} & 0 & 0 & 0 \\
0 & 0 & \frac{1}{C_{o}} & 0 & 0 & -\frac{1}{L_{o}} \\
R_{o} C_{o}
\end{array}\right]\left[\begin{array}{l}
i_{L_{1}} \\
i_{L_{2}} \\
i_{L_{o}} \\
v_{C_{1}} \\
v_{C_{S}} \\
v_{o}
\end{array}\right]+\left[\begin{array}{l}
\frac{1}{L_{1}} \\
0 \\
0 \\
0 \\
0 \\
v_{i n} \\
0
\end{array}\right]
$$

The average value of $q$ can be represented by $u$ (duty cycle of converter), then the average value of currents and voltages [28,29] can be obtained and the following model is derived:

$$
\left[\begin{array}{c}
\dot{\bar{i}}_{L_{1}}  \tag{7}\\
\dot{\bar{i}}_{L_{2}} \\
\dot{\bar{i}}_{L_{O}} \\
\dot{\bar{v}}_{C_{1}} \\
\dot{\bar{v}}_{C_{S}} \\
\dot{\bar{v}}_{o}
\end{array}\right]=\left[\begin{array}{cccccc}
0 & 0 & 0 & -\frac{1-u}{L_{1}} & 0 & 0 \\
0 & 0 & 0 & \frac{1}{L_{2}} & -\frac{1-u}{L_{2}} & 0 \\
\frac{1-u}{C_{1}} & -\frac{1}{C_{1}} & 0 & 0 & 0 & 0 \\
0 & \frac{1-u}{2 C_{s}} & -\frac{1+u}{2 C_{S}} & 0 & 0 & 0 \\
0 & 0 & \frac{1}{C_{o}} & 0 & 0 & -\frac{1}{R_{o} C_{o}}
\end{array}\right]\left[\begin{array}{l}
\bar{i}_{L_{1}} \\
\bar{i}_{L_{2}} \\
0 \\
L_{o} \\
\bar{L}_{o} \\
\bar{i}_{L_{O}} \\
\bar{v}_{C_{1}} \\
\bar{v}_{o}
\end{array}\right]+\left[\begin{array}{c}
\frac{1}{L_{1}} \\
\bar{v}_{C_{S}} \\
0 \\
0 \\
0 \\
\bar{v}_{i n} \\
0
\end{array}\right]
$$

The linearization of (7) can be carried out to describe the converter behavior to small perturbations around an operating point, as is shown in (8). The inductor currents, capacitor voltages, output voltage, control signal and input voltage are decomposed into two parts. The first part contains the nominal values denoted by upper-case letters and the second part the deviations from the nominal denoted by the superscript $\sim$.

## IV. Controller Design Of A Switching Regulator

Due to the diverse applications of DC-DC converters with high voltage gains, the designed controller has to overcome several operating conditions. One of them is the case when the input source has its own dynamical behavior and delivers an
output voltage with large variations. Another condition is when output load has large variations; therefore, it is necessary a controller with high performance for fast transient response and good regulation when an unregulated source is used and load variations occur.

$$
\begin{align*}
& {\left[\begin{array}{l}
\tilde{i}_{L_{1}} \\
\tilde{i}_{L_{2}} \\
\tilde{i}_{L_{O}} \\
\tilde{v}_{C_{1}} \\
\tilde{v}_{C_{S}} \\
\tilde{v}_{o}
\end{array}\right]=\left[\begin{array}{cccccc}
0 & 0 & 0 & -\frac{1-U}{L_{1}} & 0 & 0 \\
0 & 0 & 0 & \frac{1}{L_{2}} & -\frac{1-U}{L_{2}} & 0 \\
0 & 0 & 0 & 0 & \frac{1+U}{L_{o}} & -\frac{1}{L_{o}} \\
\frac{1-U}{C_{1}} & -\frac{1}{C_{1}} & 0 & 0 & 0 & 0 \\
0 & \frac{1-U}{2 C_{S}} & -\frac{1+U}{2 C_{S}} & 0 & 0 & 0 \\
0 & 0 & \frac{1}{C_{o}} & 0 & 0 & -\frac{1}{R_{o} C_{o}}
\end{array}\right]\left[\begin{array}{l}
\tilde{i}_{L_{1}} \\
\tilde{i}_{L_{2}} \\
\tilde{i}_{L_{O}} \\
\tilde{v}_{C_{1}} \\
\tilde{v}_{C_{S}} \\
\tilde{v}_{o}
\end{array}\right]+} \\
& {\left[\begin{array}{cc}
\frac{V_{i n}}{(1-U) L_{1}} & \frac{1}{L_{1}} \\
\frac{V_{\text {in }}}{(1-U)^{2} L_{2}} & 0 \\
\frac{V_{\text {in }}}{(1-U)^{2} L_{o}} & 0 \\
-\frac{(1+U)^{2} V_{i n}}{(1-U)^{4} R_{o} C_{1}} & 0 \\
-\frac{(1+U) V_{i n}}{(1-U)^{3} R_{o} C_{S}} & 0 \\
0 & 0
\end{array}\right]\left[\begin{array}{c}
\tilde{u} \\
0
\end{array}\right]} \tag{8}
\end{align*}
$$

There are two approaches widely used to control switching converters: voltage-mode and current-mode. Current-mode has many advantages over voltage-mode control: (a) a faster transient response, (b) easier-to-design control loop, and (c) over-current protection within one switching cycle. The latter will be selected for the above advantages. For control purposes, it is important to select the appropriate variables from the point of view of performance and implementation. This converter has three inductor currents and three capacitor voltages that can be used for feedback; however, it is shown in this paper that the


Fig. 5. Switching regulator scheme using a quadratic boost converter combined with a voltage multiplier cell.
current of first stage inductor together with the output voltage should be selected to successfully implement a controller.
An average current-mode control scheme [30], is shown in Fig. 5 , which consists of two loops. The inner or current loop is designed for fast transient response; meanwhile, the outer or voltage loop is implemented for voltage regulation purposes. In this scheme, $H$ represents the voltage sensor gain, $V_{R E F}$ is a preset value that represents the desired output voltage and the PI controller is represented by the transfer function $K(s)$. Additionally, $N$ is the current sensor gain, $G(s)$ is a high-gain compensator, $F(s)$ is a low-pass filter and finally, $V_{P}$ is the peak magnitude of the ramp used to generate the control pulses.

The overall controller design procedure for this scheme is based on shaping the voltage loop gain $\mathrm{Lv}_{\mathrm{V}}(\mathrm{s})$, i.e. the product of transfer functions in the outer loop. For robust stability, the following requirements have to be satisfied: (i) for relative stability, the slope at or near cross-over frequency must be not more than $-20 \mathrm{~dB} / \mathrm{dec}$; (ii) to improve steady-state accuracy, the gain at low frequencies should be high; and (iii) for robust stability, appropriate gain and phase margins are required [31].

Now, an easy-to-use procedure is given to ensure suitable loop gain characteristics of the closed-loop.

## A. Current loop

The poles and zeros for the current-mode controller are mainly set from the operating switching frequency of the converter. The high-gain compensator and the low-pass filter are represented by the transfer functions:

$$
\begin{equation*}
G(s)=\frac{G_{P}\left(s+\omega_{z}\right)}{s} \quad \text { and } \quad F(s)=\frac{1}{s / \omega_{P}+1} \tag{9}
\end{equation*}
$$

respectively, where $G_{P}$ is the high gain of compensator, $\omega_{Z}$ stands for the location of the zero and $\omega_{P}$ for the location of the filter pole. Notice that transfer functions given in (9) can be implemented using a single operational amplifier as shown in Fig. 6; thus, the corresponding control law $\tilde{u}$ is defined by:

$$
\begin{equation*}
\tilde{u}=\frac{1}{V_{P}}\left(\frac{1}{s / \omega_{P}+1}\right)\left(\frac{G_{P}\left(s+\omega_{z}\right)}{s}\right)\left(\tilde{i}_{R E F}-N \tilde{i}_{L_{1}}\right) . \tag{10}
\end{equation*}
$$

The design procedure is given as follows: the high-gain compensator zero $\omega_{Z}$ should be placed at least a decade below of half of the switching frequency $f_{s w}$. Practically, the zero can be computed by the relationship $\omega_{Z}=1 / R_{F} C_{F Z}$ where $R_{F}$ and $C_{F Z}$ are the resistance and capacitance corresponding to the high-gain compensator circuit. The low-pass filter pole $\omega_{P}$, on the other hand, should be placed either at half of $f_{S W}$ or above. Using the circuitry of Fig. 6, the pole is computed by $\omega_{P}=\left(C_{F Z}+C_{F P}\right) / R_{F} C_{F Z} C_{F P}$ where $C_{F P}$ is the capacitance in the current loop circuit.

The compensator gain is designed such that the current loop gain has a value close to 10 at frequencies around $\omega_{Z}$. Using the above criterion, the following expression is obtained for the compensator gain

$$
\begin{equation*}
G_{P}<\frac{5 V_{P} U(1-U)^{3} R_{O}}{N V_{o}(3+U)} \tag{11}
\end{equation*}
$$

It can be noticed that this inequality depends on the output load; therefore, the gain $G_{P}$ has to be adjusted for possible changes in the load. A good approximation is to multiply this
gain for about 8 to 10 times. The compensator gain is computed by $G_{P}=R_{F} / R_{1}$ by the proper selection of resistances.

## B. Voltage loop

Once the current loop has been tuned, the voltage loop gain is now designed. The outer loop provides output voltage regulation using a PI controller. The above will result in a high gain at low frequencies. The transfer function for the PI controller is given by

$$
\begin{equation*}
K(s)=K_{P}\left(1+\frac{1}{T_{i} s}\right) \tag{12}
\end{equation*}
$$

where $K_{P}=R_{F C} / R_{1 C}$ is the proportional gain and $T_{i}$ the integral time. The resulting reference current for this loop is

$$
\begin{equation*}
\tilde{i}_{R E F}=K_{C}\left(1+\frac{1}{T_{i} s}\right)\left(\tilde{v}_{R E F}-H \tilde{v}_{O}\right) \tag{13}
\end{equation*}
$$

The proportional gain should be selected such that appropriate gains and phase margins are obtained. An approximation for $K_{P}$ can be obtained such that the voltage loop gain has a value less than 1 at frequencies above $\omega_{Z}$

$$
\begin{equation*}
K_{P}<\frac{2 N(1+U)}{H R_{O}(1-U)^{2}} \tag{14}
\end{equation*}
$$

Finally, the integral time is computed by $T_{i}=R_{F C} C_{F C}$ where $R_{F C}$ and $C_{F C}$ are the resistance and capacitance values of the PI controller such that $1 / T_{i}$ should be placed at least one decade below $f_{S W}$.

The expressions (11) and (14) provide a first approximation to the current and voltage gains. An iterative procedure has to be followed for the proper tuning of the controllers to obtain appropriate gain and phase margins to guarantee robust stability, which has to be verified by experimental measurements.

## V. EXPERIMENTAL RESULTS

A switching regulator based on a quadratic-boost converter with a VMC has been implemented experimentally to validate the above procedure, see Fig. 6. The operating values for the converter are: input voltage $V_{i n}$ of 24 V , output voltage $V_{O}$ of 220 V and duty cycle of $U=0.594$. The steady-state average current for the first inductor is 16.3 A , for the second inductor is 6.43 A and for third inductor is 1.36 A . The nominal load is $161 \Omega$, which results in an output power of 300 W . The operating switching frequency of the converter is 100 kHz . The parameters of proposed converter are shown in Table 1.
The selected nominal values of the capacitors result in the following voltage ripples $\varepsilon_{v_{C 1}}=1.89 \%, \quad \varepsilon_{v_{C S}}=0.63 \%$ and $\varepsilon_{v_{C O}}=0.41 \%$, and the current ripples of the inductors by $\varepsilon_{i_{L 1}}=8.56 \%, \varepsilon_{i_{L 2}}=12 \%$ and $\varepsilon_{i_{L O}}=10 \%$. The voltage stress on the active switch is 138 V . The current transducer LA50-P by LEM has been used for sensing the first inductor current.

The transfer functions of selected variables proposed for control purposes are computed using the values of converter parameters. When the values of the converter are substituted in (8), the corresponding transfer functions between variables of interest are obtained.


Fig. 6. Experimental prototype implemented in the laboratory.

TABLE 1

| PARAMETERS OF SWITCHING REGULATOR |  |
| :--- | :---: |
| Inductor $L_{1}$ | $60 \mu \mathrm{H}$ |
| Inductor $L_{2}$ | $260 \mu \mathrm{H}$ |
| Inductor $L_{O}$ | $750 \mu \mathrm{H}$ |
| Capacitor $C_{I}$ | $15 \mu \mathrm{~F}$ |
| Capacitors $C_{S}$ | $4.7 \mu \mathrm{~F}$ |
| Output capacitor $C_{O}$ | $0.33 \mu \mathrm{~F}$ |
| Nominal load resistance $R_{O}$ | $161 \Omega$ |
| Diodes $D_{I}$ and $D_{2}$ | (Schottky) DSA120C150QB |
| Diodes $D_{3}$ and $D_{4}$ | 40 EPF 08 |
| MOSFETs $S$ and $S_{I}$ | IRF4668 |
| OpAmp IC1 and IC2 | TL81 |
| Comparator IC3 | LM 311 |
| Current sensor | LA50P |

The transfer function $\tilde{v}_{O}(s) / \tilde{u}(s)$ is given by (15a), with poles located at $\left\{-8.602 \times 10^{3} \pm \mathrm{j} 65.58 \times 10^{3},-81.91 \pm \mathrm{j} 22.8 \times\right.$ $\left.10^{3},-707.6 \pm 5.027 \times 10^{3}\right\}$. This a six-order converter with three high-resonances peaks, which depend on the parameters of the converter. Some of the coefficients of numerator have negative signs; therefore, there are zeros located in the righthand side (RHS) of s-plane. This transfer function exhibits a non-minimum phase behavior. The zeros are located at $\{-474.2$
$\left.\pm \mathrm{j} 24.55 \times 10^{3}, 4.451 \times 10^{3} \pm \mathrm{j} 13.21 \times 10^{3}\right\}$. Stability and good performance are very difficult to achieve with a single control loop due to two RHS zeros. When the transfer function $\tilde{i}_{L_{1}}(s) / u(s)$ is computed results in (15b), which has zeros located at $\left\{-8.616 \times 10^{3} \pm \mathrm{j} 65.53 \times 10^{3},-2.238 \times 10^{3} \pm \mathrm{j} 23.96 \times\right.$ $\left.10^{3},-3.063 \times 10^{3}\right\}$. This transfer function has a minimum phase behavior. The computation of the transfer function $\tilde{i}_{L_{2}}(s) / \tilde{u}(s)$ results in $(15 \mathrm{c})$, where negative coefficients appear in the numerator polynomial; therefore, this transfer function exhibits a non-minimum phase behavior. The first inductor current is a good selection for feedback and it can also be used for over-current protection.

A controller for the switching regulator was designed following the guidelines of previous section. Using the expression given in (11), the gain $G_{P}$ of the compensator should be 1.12; however, this gain should take in consideration the possible changes in the load. Thus, resistances $R_{F}$ and $R_{I}$ have been selected to provide a gain of 8.15. The gain of compensator $K_{P}$ should satisfy the inequality given in (14), which for the converter results in 0.499 . The selected circuit elements results in a gain of 0.40 .

Open and closed-loop experimental test were performed at the nominal values, then step changes are applied in the load. Load changes are generated through the switch $S_{l}$ and have a

$$
\begin{align*}
& \frac{\tilde{v}_{O}}{\tilde{u}}=\frac{560.34 \times 10^{9} s^{4}-4.47 \times 10^{15} s^{3}+442.17 \times 10^{18} s^{2}-2.91 \times 10^{24} s+65.73 \times 10^{27}}{s^{6}+18.82 \times 10^{3} s^{5}+4.92 \times 10^{9} s^{4}+16.48 \times 10^{12} s^{3}+2.27 \times 10^{18} s^{2}+3.26 \times 10^{21} s+55.01 \times 10^{24}}  \tag{15a}\\
& \frac{\tilde{i}_{L_{1}}}{\tilde{u}}=\frac{951.54 \times 10^{3} s^{5}+23.87 \times 10^{9} s^{4}+4.90 \times 10^{15} s^{3}+43.31 \times 10^{18} s^{2}+2.52 \times 10^{24} s+7.47 \times 10^{27}}{s^{6}+18.82 \times 10^{3} s^{5}+4.92 \times 10^{9} s^{4}+16.48 \times 10^{12} s^{3}+2.27 \times 10^{18} s^{2}+3.26 \times 10^{21} s+55.01 \times 10^{24}}  \tag{15b}\\
& \frac{\tilde{i}_{L_{2}}}{\tilde{u}}=\frac{533.40 \times 10^{3} s^{5}+7.95 \times 10^{9} s^{4}+2.56 \times 10^{15} s^{3}-979.84 \times 10^{15} s^{2}+8.93 \times 10^{21} s+2.42 \times 10^{27}}{s^{6}+18.82 \times 10^{3} s^{5}+4.92 \times 10^{9} s^{4}+16.48 \times 10^{12} s^{3}+2.27 \times 10^{18} s^{2}+3.26 \times 10^{21} s+55.01 \times 10^{24}} \tag{15c}
\end{align*}
$$

range from $161 \Omega$ to $806 \Omega$, that is, from full to $20 \%$ of load at a frequency of 10 Hz .

## A. Open loop test

The currents flowing through $i_{L_{1}}$ and $i_{L_{O}}$ are shown in Fig. 7. As it can be seen, both currents have a DC component with small ripple, which depends on the inductance value. This ripple can be reduced when the corresponding inductances are increased.


Fig. 7. Waveforms of the inductor currents. (From top to bottom) Current flowing through $i_{L_{1}}(10 \mathrm{~A} /$ div $)$ and current flowing through $i_{L_{O}}$ ( $1 \mathrm{~A} / \mathrm{div}$ ) (Time: $10 \mu \mathrm{~s} / \mathrm{div}$ ).

The multiplying effect due to diodes $D_{3}$ and $D_{4}$ over capacitors $C_{S}$ will produce the series-parallel connection as shown in Fig. 8. The VMC output voltage $V_{\text {mult }}$ that is applied to the output filter changes from 135 V to 260 V .


Fig. 8. Voltage applied to the output filter. Voltage $V_{\text {mult }}(50 \mathrm{~V} / \mathrm{div})$ (Time: $10 \mu \mathrm{~s} / \mathrm{div}$ ).
The response of the proposed converter when step changes are applied to the load is shown in Fig. 9. The resulting output voltage changes from 220 V to 250 V with small peaks in the transitions. The variation of the output voltage is about 30 V . The effect that the load variations have in the performance of the converter is clear.

## B. Closed-loop test

The experimental frequency response for the voltage loop gain is shown in Fig. 10. The plot was obtained at nominal load using the Frequency Response Analyzer 300 from AP Instruments. The voltage loop gain has a gain margin of 30 dB , a phase margin of 90 degrees and bandwith of 450 Hz ; thus, robut stability is guaranteed. Furthermore, the voltage loop gain is dominated by the PI controller and exhibits high gain at low frequency, which is needed for voltage regulation.

The resulting output voltage of the regulator at nominal conditions is depicted in Fig. 11 for an input voltage of 24 V and an output voltage of 220 V .


Fig. 9. Time response in open loop of the proposed converter when step changes are applied to the load. (From top to bottom) Output voltage $V_{O}$ ( $100 \mathrm{~V} / \mathrm{div}$ ) and gate voltage of MOSFET $S_{l}(10 \mathrm{~V} / \mathrm{div})$ (Time: $\left.40 \mathrm{~ms} / \mathrm{div}\right)$.


Fig. 10. Experimental frequency response of voltage loop gain at nominal load: (From top to bottom) magnitude (y-axis: $20 \mathrm{~dB} / \mathrm{div}$ ), and phase ( y axis: $100 \mathrm{deg} / \mathrm{div}$ ).

The output voltage regulation is shown in the Fig. 12 when load step changes are applied. As it can be seen, the output voltage remains constant despite changes from full load to $20 \%$ load.

The efficiency of regulator was measured and depicted in Fig. 13. The efficiency is about $88 \%$ at low power and above $82 \%$ at nominal power. The losses are mainly due to the switching devices[32]. It is clear that the development of devices with new semiconductor materials will result in better efficiencies for the converters.


Fig. 11. Closed-loop time response for the output voltage of the switching regulator: (From top to bottom) Output voltage $v_{O}$ (y axis: $100 \mathrm{~V} / \mathrm{div}$ ), and input voltage $v_{i n}$ (y-axis: $20 \mathrm{~V} / \mathrm{div}$ ), ( x -axis: time $10 \mu \mathrm{~s} / \mathrm{div}$ ).


Fig. 12. Closed-loop time response of output voltage for step changes in the load: (From top to bottom) Output voltage $v_{O}$ (y axis: $100 \mathrm{~V} / \mathrm{div}$ ), and trigger voltage $v_{G_{S 1}}$ (y-axis: $10 \mathrm{~V} / \mathrm{div}$ ), (x-axis: time $40 \mathrm{~ms} / \mathrm{div}$ ).


Fig. 13. Efficiency of switching regulator using a quadratic boost converter with voltage multiplier cell.

The converter is tested in open loop at the start-up, this condition being important because the storage elements need to be charged to the nominal operation. The inrush current increases up to 60 A , that is, it exhibits a $233 \%$ of overshoot,
which is very high and may damage the switching devices. Now, the controller is enabled and the input current is measured, see Fig. 14(a). The inrush current is about 44 A , that is, $169 \%$ overshoot. It is important to add a circuit to mitigate the inrush current [24]. A simple solution is to use a RC network in the input of the reference voltage. A resistance of $10 \mathrm{k} \Omega$ and a capacitance of $0.33 \mu \mathrm{~F}$ are selected for the RC network, which has a time constant of 3.3 ms . The switching regulator is tested using the RC network, see Fig. 14 (b). The input current increases slowly until it arrives to the nominal operation. It is clear that inrush current of switching regulator remains small; however, a small peak appears at the beginning.


Fig. 14. Input current $i_{i n}$ of the switching regulator at the start: (a) without the RC network and (b) with the RC network. (y-axis: $10 \mathrm{~A} / \mathrm{div}$ ), (x-axis: time $4 \mathrm{~ms} / \mathrm{div}$ ).

## VI. CONCLUDING REMARKS

The converter discussed in the paper has the advantage of high voltage gain with non-pulsating input and output currents; therefore, it is very attractive for many applications. This converter uses a voltage multiplier cell, which increases the voltage gain and reduces the voltage stress that appears in the switching devices. When the positive voltage multiplier cell is used, the voltage gain is $V_{O} / V_{i n}=(1+U) /(1-U)^{2}$; however,
when the negative voltage multiplier cell is used, the voltage gain is $V_{o} / V_{i n}=-(1+U) /(1-U)^{2}$. The operation of these cells is very similar. It can be noticed that due to the high gains, these converters are highly sensitive to changes in the duty cycle. The formulae for the inductor and capacitor ripples are given such that a converter can be designed to operate under certain specifications. The bilinear switched, nonlinear averaged and linear averaged models are obtained to describe the dynamical behavior of proposed converter. Current-mode control has been selected where the inner loop is used for fast response and the outer loop for voltage regulation. Furthermore, a simple and well-defined procedure for the selection of the controller parameters is given, which ensures robust stability and output voltage regulation. An improper design will result in instability and bad performance. The critical parameters of the design are the gains of controllers. The simplicity of this approach is of significant value in which the analytic results can be used to make design choices and tradeoffs between the inner and outer loops. A controller designed for a switching regulator delivering an output power of 300 W shows good voltage regulation despite of step changes in the load.

## VII. References.

[1] F. Blaabjerg, Z. Chen and S. B. Kjaer, "Power electronics as efficient interface in dispersed power Generation systems," IEEE Trans. Power Electron., vol. 19, no. 5, pp. 184-1194, Sep. 2004, 10.1109/TPEL.2004.833453.
[2] F. Evran and M.T. Aydemir, "Isolated High Step-Up DC-DC Converter With Low Voltage Stress," IEEE Trans. Power Electron., vol. 29, no. 7, pp. 3591-3603, Jul. 2014, 10.1109/TPEL.2013.2282813.
[3] Y. Tang, T. Wang and Y. He, "A Switched-Capacitor-Based Active Network Converter With High Voltage Gain," IEEE Trans. Power Electron., vol. 29, no.6, pp. 2959-2968, Jun. 2014, 10.1109/TPEL.2013.2272639.
[4] L. H. S. C. Barreto, P. Peixoto Praca, D. S. Oliveira and R. N. A. L. Silva, "High-Voltage Gain Boost Converter Based on Three-State Commutation Cell for Battery Charging Using PV Panels in a Single Conversion Stage," IEEE Trans. Power Electron., vol. 29, no.1, pp. 150-158, Jan. 2014, 10.1109/TPEL.2013.2248023.
[5] K.-C. Tseng, C.-A. Cheng and C.-T. Chen, "High Step-Up Interleaved Boost Converter for Distributed Generation Using Renewable and Alternative Power Sources," IEEE Trans. Emerg. Sel. Topics Power Electron., vol 5, no. 2, pp. 713-722, Jun. 2017, 10.1109/JESTPE.2016.2611641.
[6] S. Saravanan and N. R. Babu, "Design and Development of Single Switch High Step-Up DC-DC Converter," IEEE Trans. Emerg. Sel. Topics Power Electron., to be published, no. 99, Aug. 2017, 10.1109/JESTPE.2017.2739819.
[7] M. Forouzesh, Y. P. Siwakoti, S. A. Gorji, F. Blaabjerg, and B. Lehman, "Step-up DC-DC Converters: A Comprehensive Review of Voltage Boosting Techniques, Topologies, and Applications," IEEE Trans. Power Electron., vol. 32, no. 12, pp. 9143-9178, Dec.2017, 10.1109/TPEL.2017.2652318.
[8] H. Matsuo and K. Harada, "The cascade connection of switching regulators," IEEE Trans. Ind. Appl., vol. 12, no. 2, pp. 192-198, Mar. 1976, 10.1109/TIA.1976.349401.
[9] J. A. Morales-Saldaña, E. E. Carbajal-Gutierrez and J. LeyvaRamos, "Modeling of switch-mode DC-DC cascade converters," IEEE Trans. Aerosp. Electron. Syst., vol. 38, no. 1, pp. 295-299, Jan. 2002, 10.1109/7.993249.
[10] T.-F. Wu and T.-H. Yu, "Unified approach to developing single stage power converters," IEEE Trans. Aerosp. Electron Syst., vol. 34, pp. 211-223, Jan. 1998, 10.1109/7.640279.
[11] F. L. Luo and H. Ye, "Positive Output Cascade Boost Converters," in Advanced DC/DC Converters, Boca Raton, FL, USA: CRC Press, 2003, pp. 325-330.
[12] F. L. Luo and H. Ye, "Positive output cascade boost converters," IEE Proc. Electr. Power Appl., vol. 131, no. 5, pp. 590-606, Sep. 2004, 10.1049/ip-epa:20040511.
[13] J. Leyva-Ramos, M. G. Ortiz-Lopez, L. H. Diaz-Saldierna, J. A. Morales Saldana, "Switching regulator using a quadratic boost converter for wide DC conversion ratios," IET Power Electron., vol. 2, no. 5, pp. 605-613, Sep. 2009, 10.1049/ietpel.2008.0169.
[14] J. Leyva-Ramos, M. G. Ortiz-Lopez, L. H. Diaz-Saldierna, M. Martinez-Cruz, "Average current controlled switching regulators with cascade boost converters," IET Power Electron., vol. 4, no. 1, pp. 1-10, Jan. 2011, 10.1049/ietpel.2009.0248.
[15] Y.-M. Ye and K. W. E. Cheng, "Quadratic boost converter with low buffer capacitor stress," IET Power Electron., vol. 7, no. 5, pp. 1162-1170, May. 2014, 10.1049/iet-pel.2013.0205.
[16] O. Lopez-Santos, L. Martinez-Salamero, G. Garcia, H. Valderrama-Blavi, and D. O. Mercuri, "Efficiency analysis of a sliding-mode controlled quadratic boost converter," IET Power Electron., vol. 6, no. 2, pp. 364-373, Feb. 2013, 10.1049/iet-pel.2012.0417.
[17] S.-M. Chen, T.-J. Liang, L.-S. Yang and J.-F. Chen, "A cascaded high step-up DC-DC converter with single switch for microsource applications," IEEE Trans. Power Electron., vol. 26, no. 4, pp. 1146-1153, Apr. 2011, 10.1109/TPEL.2010.2090362.
[18] X. Hu and C. Gong, "A high voltage gain DC-DC converter integrating coupled inductor diode-capacitor techniques," IEEE Trans. Power Electron., vol. 29, no. 2, pp. 789-800, Feb. 2014, 10.1109/TPEL.2013.2257870.
[19] N. Zhang, D. Sutanto, K. Muttaki, B. Zhang and D. Qiu, "High-voltage-gain quadratic boost converter with voltage multiplier," IET Power Electron., vol. 8, no. 12, pp. 25112519, Dec. 2015, 10.1049/iet-pel.2014.0767.
[20] B. Axelrod, Y. Berkovich and A. Ionovici, "Switched capacitor/switched-inductor structures for getting transformerless hybrid DC-DC PWM converters," IEEE Trans. Cir and Sys. I: Reg. Papers, vol. 55, no. 2, pp. 687-696, Mar. 2008, 10.1109/TCSI.2008.916403.
[21] B. Axelrod, Y. Berkovich, A. Shenkman and G. Golan, "Diode-capacitor voltage multipliers combined with boostconverters: topologies and characteristics," IET Power Electron., vol. 5, no. 6, pp. 873-884, Jul. 2012, 10.1049/ietpel.2011.0215.
[22] R. Mota-Varona, M.G. Ortiz-Lopez, J. Leyva-Ramos, and D. Langarica-Cordoba, (2016, Sep.), "Analysis and design of a switched-capacitor step-up converter for renewable energy application," in Proc. IEEE-ECCE 2016, pp. 1-6.
[23] Y. Zhang; J.-T. Sun and Y.-F. Wang, "Hybrid Boost ThreeLevel DC-DC Converter With High Voltage Gain for Photovoltaic Generation Systems," IEEE Trans. Power Electron., vol. 28, no.8, pp. 3659-3664, Aug. 2013, 10.1109/TPEL.2012.2229720.
[24] K.-C. Tseng, C.-C. Huang and W.-Y. Shih, "A High Step-Up Converter with a Voltage Multiplier Module for a Photovoltaic System," IEEE Trans. Power Electron., vol. 28, no.6, pp. 3047-3057, Jun. 2013, 10.1109/TPEL.2012.2217157.
[25] K.-C. Tseng, C.-C. Huang and C.-A. Cheng, "A High Step-Up Converter with Voltage-Multiplier Modules for Sustainable Energy Applications," IEEE Trans. Emerg. Sel. Topics Power Electron., vol. 3, no. 4, pp. 1100-1108, Dec. 2015, 10.1109/JESTPE.2015.2404943.
[26] M. G. Villalva, J. R. Gazoli, and E. R. Filho, "Comprehensive approach to modeling and simulation of photovoltaic arrays," IEEE Trans. Power Electron., vol. 24, no. 5, pp. 1198-1208, May. 2009, 10.1109/TPEL.2009.2013862.
[27] E. I. Vazquez-Oviedo, M. G. Ortiz-Lopez, L. H. DiazSaldierna, and J. Leyva-Ramos, "Modeling study of a combined fuel-cell stack/switch mode DC-DC converter," ASME J. Fuel Cell Sci Technol., vol. 11, no. 1, Nov. 2014, 10.1115/1.4025634.
[28] E. V. Dijk, J. N. Spruijt, D. M. O’Sullivan, and J. B. Klassens, "PWM-Switch modeling of DC-DC converters," IEEE Trans. Power Electron., vol. 10, no. 6, pp. 659-665, Nov. 1995, 10.1049/iet-pel.2011.0215.
[29] P. T. Krein, J. Bentsman, R. Bass, and B. Leisieutre, "On the use of the averaging for the analysis of the electronic systems," IEEE Trans. Power Electron., vol. 5, no. 2, pp. 182-189, Apr. 1990, 10.1109/63.53155.
[30] W. Tang, F. C. Lee, and R. B. Ridley, "Small-signal modeling of average current-mode control," IEEE T. Power Electron., vol. 8, no. 2, pp.112-119, Apr. 1993, 10.1109/63.223961.
[31] K. Zhou, and J. C. Doyle, " $\mathcal{H}_{\infty}$ Loop Shaping," in Essentials of Robust Control, Prentice-Hall, 1998, pp. 336-341.
[32] J. C. Dries, "SiC Research and Development at United Silicon Carbide Inc.--Looking Beyond 650--1,200 V Diodes and Transistors [Happenings]," IEEE Power Electro. Mag., vol. 2, no. 1, pp. 12-15, Mar. 2015, 10.1109/MPEL.2014.2381995.
[33] L. Martinez-Salamero, G. Garcia, M. Orellana, C. Lahore, and B. Estibals, "Start-up control and voltage regulation in a boost converter under sliding-mode operation," IEEE Trans. Indust. Electron., vol. 60, no. 10, pp. 4637-4648, Oct. 2012, 10.1109/TIE.2012.2210375.


[^0]:    Manuscript received February 27, 2017.
    J. Leyva-Ramos, R. Mota-Varona, L. H. Diaz-Saldierna and D. LangaricaCordoba (Catedratico Conacyt) are with the Division of Applied Mathematics, Instituto Potosino de Investigación Científica y Tecnológica, A. C. San Luis

[^1]:    Potosí, México (E-mail: jleyva@ipicyt.edu.mx; ricardo.mota@ipicyt.edu.mx; ldiaz@ipicyt.edu.mx; diego.langarica@ipicyt.edu.mx ).
    M. G. Ortiz-Lopez is with the Universidad Politécnica de San Luis Potosí, San Luis Potosí, México. (E-mail: guadalupe.ortiz@upslp.edu.mx )

